iTop4412 uboot-2019.2移植之時鐘管理(六)

一、部件介紹

PLL(鎖相環(huán)):時鐘信號通常由晶振提供涂屁,但面對多變的時鐘需求书在,無法定制晶振,因此可以利用鎖相環(huán)將晶振時鐘信號進行放大拆又,并且數(shù)值可通過參數(shù)確定儒旬。

DIV(分頻器):PLL數(shù)量有限,但每個部件的時鐘頻率相差較大帖族,故通過分配器栈源,將高頻時鐘降下來,供相應部件使用竖般。

MUX(復用器):每個部件可以通過MUX甚垦,選擇時鐘來源。

二涣雕、初始化步驟

1艰亮、設置PLL鎖定時間,在此期間保證程序能正常執(zhí)行胞谭。
2垃杖、設置PLL輸出頻率,通過配置寄存器丈屹,讓PLL輸出指定的時鐘调俘。
3、設置DIV分頻參數(shù)
4旺垒、等待PLL穩(wěn)定彩库,只有PLL穩(wěn)定了,才能配置MUX先蒋。
5骇钦、配置MUX,為每個部件選擇合適的時鐘源竞漾。

三眯搭、配置步驟

在clock_init_exynos4412.c中進行時鐘初始化,其函數(shù)如下所示

void system_clock_init(void)
{
    struct exynos4x12_clock volatile *clk = (struct exynos4x12_clock volatile *)samsung_get_base_clock();

    /**
     * Setup 1:
     *  配置鎖相環(huán)(PLL)
     *
     */

    /* Set PLL locktime */
    writel(PLL_LOCKTIME, &clk->apll_lock);
    writel(PLL_LOCKTIME, &clk->mpll_lock);
    writel(PLL_LOCKTIME, &clk->epll_lock);
    writel(PLL_LOCKTIME, &clk->vpll_lock);


    /*配置鎖相環(huán)业岁,讓其輸出指定頻率的時鐘信號*/
    writel(APLL_CON0_VAL, &clk->apll_con0);
    writel(APLL_CON1_VAL, &clk->apll_con1);
    writel(MPLL_CON0_VAL, &clk->mpll_con0);
    writel(MPLL_CON1_VAL, &clk->mpll_con1);
    writel(EPLL_CON0_VAL, &clk->epll_con0);
    writel(EPLL_CON1_VAL, &clk->epll_con1);
    writel(VPLL_CON0_VAL, &clk->vpll_con0);
    writel(VPLL_CON1_VAL, &clk->vpll_con1);


    /**
     * Setup 2:
     *  鎖相環(huán)時鐘狀態(tài)切環(huán)需要時間鳞仙,不選擇等待,直接配置分頻率器
     */
    writel(CLK_DIV_CPU0_VAL, &clk->div_cpu0);
    writel(CLK_DIV_CPU1_VAL, &clk->div_cpu1);
    writel(CLK_DIV_DMC0_VAL, &clk->div_dmc0);
    writel(CLK_DIV_DMC1_VAL, &clk->div_dmc1);
    writel(CLK_DIV_TOP_VAL, &clk->div_top);
    writel(CLK_DIV_LEFTBUS_VAL, &clk->div_leftbus);
    writel(CLK_DIV_RIGHTBUS_VAL, &clk->div_rightbus);
    writel(CLK_DIV_FSYS1_VAL, &clk->div_fsys1);
    writel(CLK_DIV_FSYS3_VAL, &clk->div_fsys3);
    writel(CLK_DIV_PERIL0_VAL, &clk->div_peril0);
    writel(CLK_DIV_CAM_VAL, &clk->div_cam);
    writel(CLK_DIV_MFC_VAL, &clk->div_mfc);
    writel(CLK_DIV_G3D_VAL, &clk->div_g3d);
    writel(CLK_DIV_LCD_VAL, &clk->div_lcd);

    /**
     * Setup 3:
     *  確認鎖相環(huán)工作正常笔时,才能切換通路
     */
    while(!(clk->apll_con0 & (1 << 29)));
    while(!(clk->mpll_con0 & (1 << 29)));
    while(!(clk->epll_con0 & (1 << 29)));
    while(!(clk->vpll_con0 & (1 << 29)));


    /**
     * Setup 4:
     *  配置多路復用器棍好,選擇合適的時鐘通路
     */
    writel(CLK_SRC_CPU_VAL, &clk->src_cpu);
    writel(CLK_SRC_DMC_VAL, &clk->src_dmc);
    writel(CLK_SRC_TOP0_VAL, &clk->src_top0);
    writel(CLK_SRC_TOP1_VAL, &clk->src_top1);
    writel(CLK_SRC_LEFTBUS_VAL, &clk->src_leftbus);
    writel(CLK_SRC_RIGHTBUS_VAL, &clk->src_rightbus);
    writel(CLK_SRC_FSYS_VAL, &clk->src_fsys);
    writel(CLK_SRC_PERIL0_VAL, &clk->src_peril0);
    writel(CLK_SRC_CAM_VAL, &clk->src_cam);
    writel(CLK_SRC_MFC_VAL, &clk->src_mfc);
    writel(CLK_SRC_G3D_VAL, &clk->src_g3d);
    writel(CLK_SRC_LCD_VAL, &clk->src_lcd);

    sdelay(0x1000);
}

四、配置參數(shù)

配置參數(shù)位于exynos4412_setup.h,如下所示

/**
 * 選擇時鐘
 */
#ifdef CONFIG_CLK_800_330_165
#define DRAM_CLK_330
#endif
#ifdef CONFIG_CLK_1000_200_200
#define DRAM_CLK_200
#endif
#ifdef CONFIG_CLK_1000_330_165
#define DRAM_CLK_330
#endif
#ifdef CONFIG_CLK_1000_400_200
#define DRAM_CLK_400
#endif



/********************************************************************************
 *
 * 配置時鐘信息
 *
 ********************************************************************************/

/**
 * 鎖相環(huán)的配置信息
 */

/* PLL_LOCK_TIME */
#define PLL_LOCKTIME        0x920

/* PLL Values */
#define DISABLE         0
#define ENABLE          1
#define SET_PLL(pdiv, mdiv, sdiv)   ((sdiv << 0) \
        | (pdiv << 8) \
        | (mdiv << 16) \
        | (ENABLE << 31))

/* APLL_CON0 1GHz */
#define APLL_PDIV           0x3
#define APLL_MDIV           0x7D
#define APLL_SDIV           0x0
#define APLL_CON0_VAL       SET_PLL(APLL_PDIV, APLL_MDIV, APLL_SDIV)

/* APLL_CON1 */
#define APLL_AFC_ENB        0x1
#define APLL_AFC            0xC
#define APLL_CON1_VAL       ((APLL_AFC_ENB << 31) | (APLL_AFC << 0))

/* MPLL_CON0 800Hz*/
#define MPLL_PDIV           0x3
#define MPLL_MDIV           0x64
#define MPLL_SDIV           0x0
#define MPLL_CON0_VAL       SET_PLL(MPLL_PDIV, MPLL_MDIV, MPLL_SDIV)

/* MPLL_CON1 */
#define MPLL_AFC_ENB        0x0
#define MPLL_AFC            0x1C
#define MPLL_CON1_VAL       ((MPLL_AFC_ENB << 31) | (MPLL_AFC << 0))

/* EPLL_CON0 400Hz*/
#define EPLL_PDIV           0x3
#define EPLL_MDIV           0x64
#define EPLL_SDIV           0x1
#define EPLL_CON0_VAL       SET_PLL(EPLL_PDIV, EPLL_MDIV, EPLL_SDIV)

/* EPLL_CON1 */
#define EPLL_K              0x0
#define EPLL_CON1_VAL       (EPLL_K << 0)

/* VPLL_CON0 100Hz*/
#define VPLL_PDIV           0x3
#define VPLL_MDIV           0x64
#define VPLL_SDIV           0x3
#define VPLL_CON0_VAL       SET_PLL(VPLL_PDIV, VPLL_MDIV, VPLL_SDIV)

/* VPLL_CON1 */
#define VPLL_K                  0x0
#define VPLL_SSCG_EN            DISABLE
#define VPLL_SEL_PF_DN_SPREAD   0x0
#define VPLL_MRR                0x11
#define VPLL_MFR                0x0

#define VPLL_CON1_VAL   ((VPLL_SSCG_EN << 31)\
        | (VPLL_SEL_PF_DN_SPREAD << 29) \
        | (VPLL_MRR << 24) \
        | (VPLL_MFR << 16) \
        | (VPLL_K << 0))

/**
 * 配置多路復用器MUX,分頻器DIV
 */

/* CLK_SRC_CPU */
#define MUX_APLL_SEL_FILPLL         0x0
#define MUX_APLL_SEL_MOUTMPLLFOUT   0x1
#define MUX_CORE_SEL_MOUTAPLL       0x0
#define MUX_CORE_SEL_SCLKMPLL       0x1
#define MUX_HPM_SEL_MOUTAPLL        0x0
#define MUX_HPM_SEL_SCLKMPLL        0x1
#define MUX_MPLL_SEL_FILPLL         0x0
#define MUX_MPLL_SEL_FOUTMPLL       0x1
#define CLK_SRC_CPU_VAL ((MUX_APLL_SEL_MOUTMPLLFOUT << 0) \
        | (MUX_CORE_SEL_MOUTAPLL << 16) \
        | (MUX_HPM_SEL_MOUTAPLL << 20) \
        | (MUX_MPLL_SEL_FOUTMPLL << 24))

/* CLK_DIV_CPU0 */
#define CORE_RATIO          0x0
#define COREM0_RATIO        0x3
#define COREM1_RATIO        0x7
#define PERIPH_RATIO        0x3
#define ATB_RATIO           0x4
#define PCLK_DBG_RATIO      0x1
#define APLL_RATIO          0x1
#define CORE2_RATIO         0x0
#define CLK_DIV_CPU0_VAL    ((CORE_RATIO << 0) \
        | (COREM0_RATIO << 4) \
        | (COREM1_RATIO << 8) \
        | (PERIPH_RATIO << 12) \
        | (ATB_RATIO << 16) \
        | (PCLK_DBG_RATIO << 20) \
        | (APLL_RATIO << 24) \
        | (CORE2_RATIO << 28))

/* CLK_DIV_CPU1 */
#define COPY_RATIO      0x4
#define HPM_RATIO       0x0
#define CORES_RATIO     0x0
#define CLK_DIV_CPU1_VAL    ((COPY_RATIO) | (HPM_RATIO << 4) | (CORES_RATIO << 8))



/* CLK_SRC_DMC */
#define MUX_DMC_BUS_SEL_SCLKMPLL    0x0
#define MUX_DMC_BUS_SEL_SCLKAPLL    0x1
#define MUX_DPHY_SEL_SCLKMPLL       0x0
#define MUX_DPHY_SEL_SCLKAPLL       0x1
#define MUX_MPLL_SEL_FINPLL         0x0
#define MUX_MPLL_SEL_MOUTMPLLFOUT   0x1
#define MUX_PWI_SEL_XXTI            0x0
#define MUX_PWI_SEL_XUSBXTI         0x1
#define MUX_PWI_SEL_SCLK_HDMI24M    0x2
#define MUX_PWI_SEL_SCLK_USBPHY0    0x3
#define MUX_PWI_SEL_SCLK_USBPHY1    0x4
#define MUX_PWI_SEL_SCLK_HDMIPHY    0x5
#define MUX_PWI_SEL_SCLKMPLL        0x6
#define MUX_PWI_SEL_SCLKEPLL        0x7
#define MUX_PWI_SEL_SCLKVPLL        0x8
#define MUX_G2D_ACP_0_SEL_SCLKMPL   0x0
#define MUX_G2D_ACP_0_SEL_SCLKAPLL  0x1
#define MUX_G2D_ACP_1_SEL_SCLKEPLL  0x0
#define MUX_G2D_ACP_1_SEL_SCLKVPLL  0x1
#define MUX_G2D_ACP_SEL_MOUTG2D_ACP_0   0x0
#define MUX_G2D_ACP_SEL_MOUTG2D_ACP_1   0x1
#define CLK_SRC_DMC_VAL ((MUX_DMC_BUS_SEL_SCLKMPLL << 4) \
        | (MUX_DPHY_SEL_SCLKMPLL << 8) \
        | (MUX_MPLL_SEL_MOUTMPLLFOUT << 12) \
        | (MUX_PWI_SEL_XUSBXTI << 16) \
        | (MUX_G2D_ACP_0_SEL_SCLKMPL << 20) \
        | (MUX_G2D_ACP_1_SEL_SCLKEPLL << 24) \
        | (MUX_G2D_ACP_SEL_MOUTG2D_ACP_0 << 28))

/* CLK_DIV_DMC0 */
#define ACP_RATIO       0x3
#define ACP_PCLK_RATIO  0x1
#define DPHY_RATIO      0x1
#define DMC_RATIO       0x1
#define DMCD_RATIO      0x1
#define DMCP_RATIO      0x1
#define CLK_DIV_DMC0_VAL    ((ACP_RATIO << 0) \
        | (ACP_PCLK_RATIO << 4) \
        | (DPHY_RATIO << 8) \
        | (DMC_RATIO << 12) \
        | (DMCD_RATIO << 16) \
        | (DMCP_RATIO << 20))

/* CLK_DIV_DMC1 */
#define G2D_ACP_RATIO   0x3
#define C2C_RATIO       0x1
#define PWI_RATIO       0x1
#define C2C_ACLK_RATIO  0x1
#define DVSEM_RATIO     0x1
#define DPM_RATIO       0x1
#define CLK_DIV_DMC1_VAL    ((G2D_ACP_RATIO << 0) \
        | (C2C_RATIO << 4) \
        | (PWI_RATIO << 8) \
        | (C2C_ACLK_RATIO << 12) \
        | (DVSEM_RATIO << 16) \
        | (DPM_RATIO << 24))



/* CLK_SRC_TOP0 */
#define MUX_ONENAND_1_SEL_MOUTONENAND   0x0
#define MUX_ONENAND_1_SEL_SCLKVPLL      0x1
#define MUX_EPLL_SEL_FINPLL             0x0
#define MUX_EPLL_SEL_FOUTEPLL           0x1
#define MUX_VPLL_SEL_FINPLL             0x0
#define MUX_VPLL_SEL_FOUTVPLL           0x1
#define MUX_ACLK_200_SEL_SCLKMPLL       0x0
#define MUX_ACLK_200_SEL_SCLKAPLL       0x1
#define MUX_ACLK_100_SEL_SCLKMPLL       0x0
#define MUX_ACLK_100_SEL_SCLKAPLL       0x1
#define MUX_ACLK_160_SEL_SCLKMPLL       0x0
#define MUX_ACLK_160_SEL_SCLKAPLL       0x1
#define MUX_ACLK_133_SEL_SCLKMPLL       0x0
#define MUX_ACLK_133_SEL_SCLKAPLL       0x1
#define MUX_ONENAND_SEL_ACLK_133        0x0
#define MUX_ONENAND_SEL_ACLK_160        0x1
#define CLK_SRC_TOP0_VAL        ((MUX_ONENAND_1_SEL_MOUTONENAND << 0) \
        | (MUX_EPLL_SEL_FOUTEPLL << 4) \
        | (MUX_VPLL_SEL_FOUTVPLL << 8) \
        | (MUX_ACLK_200_SEL_SCLKMPLL << 12) \
        | (MUX_ACLK_100_SEL_SCLKMPLL << 16) \
        | (MUX_ACLK_160_SEL_SCLKMPLL << 20) \
        | (MUX_ACLK_133_SEL_SCLKAPLL << 24)\
        | (MUX_ONENAND_SEL_ACLK_133 << 28))

/* CLK_SRC_TOP1 */
#define MUX_ACLK_266_GPS_SEL_SCLKMPLL       0x0
#define MUX_ACLK_266_GPS_SEL_SCLKAPL        0x1
#define MUX_ACLK_400_MCUISP_SEL_SCLKMPLL    0x0
#define MUX_ACLK_400_MCUISP_SEL_SCLKAPLL    0x1
#define MUX_MPLL_USER_SEL_T_FINPLL          0x0
#define MUX_MPLL_USER_SEL_T_SCLKMPLLL       0x1
#define MUX_ACLK_266_GPS_SUB_SEL_FINPLL     0x0
#define MUX_ACLK_266_GPS_SUB_SEL_DIVOUT     0x1
#define MUX_ACLK_200_SUB_SEL_FINPL          0x0
#define MUX_ACLK_200_SUB_SEL_DIVOUT         0x1
#define MUX_ACLK_400_MCUISP_SUB_SEL_FINPLL  0x0
#define MUX_ACLK_400_MCUISP_SUB_SEL_DIVOUT  0x1
#define CLK_SRC_TOP1_VAL        ((MUX_ACLK_266_GPS_SEL_SCLKMPLL << 4) \
        | (MUX_ACLK_400_MCUISP_SEL_SCLKMPLL << 8) \
        | (MUX_MPLL_USER_SEL_T_SCLKMPLLL << 12) \
        | (MUX_ACLK_266_GPS_SUB_SEL_DIVOUT << 16) \
        | (MUX_ACLK_200_SUB_SEL_DIVOUT << 20) \
        | (MUX_ACLK_400_MCUISP_SUB_SEL_DIVOUT << 24))

/* CLK_DIV_TOP */
#define ACLK_200_RATIO          0x3
#define ACLK_100_RATIO          0x7
#define ACLK_160_RATIO          0x4
#define ACLK_133_RATIO          0x5
#define ONENAND_RATIO           0x0
#define ACLK_266_GPS_RATIO      0x2
#define ACLK_400_MCUISP_RATIO   0x1
#define CLK_DIV_TOP_VAL     ((ACLK_200_RATIO << 0)  \
        | (ACLK_100_RATIO << 4)\
        | (ACLK_160_RATIO << 8) \
        | (ACLK_133_RATIO << 12)    \
        | (ONENAND_RATIO << 16) \
        | (ACLK_266_GPS_RATIO << 20) \
        | (ACLK_400_MCUISP_RATIO << 24))



/* CLK_SRC_LEFTBUS */
#define MUX_GDL_SEL_SCLKMPLL            0x0
#define MUX_GDL_SEL_SCLKAPLL            0x1
#define MUX_MPLL_USER_SEL_L_FINPLL      0x0
#define MUX_MPLL_USER_SEL_L_FOUTMPLL    0x1
#define CLK_SRC_LEFTBUS_VAL ((MUX_GDL_SEL_SCLKMPLL) | (MUX_MPLL_USER_SEL_L_FOUTMPLL << 4))

/* CLK_DIV_LEFTBUS */
#define GDL_RATIO       0x3
#define GPL_RATIO       0x1
#define CLK_DIV_LEFTBUS_VAL ((GDL_RATIO) | (GPL_RATIO << 4))



/* CLK_SRC_RIGHTBUS */
#define MUX_GDR_SEL_SCLKMPLL            0x0
#define MUX_GDR_SEL_SCLKAPLL            0x1
#define MUX_MPLL_USER_SEL_R_FINPLL      0x0
#define MUX_MPLL_USER_SEL_R_FOUTMPLL    0x1
#define CLK_SRC_RIGHTBUS_VAL    ((MUX_GDR_SEL_SCLKMPLL) | (MUX_MPLL_USER_SEL_R_FOUTMPLL << 4))

/* CLK_DIV_RIGHTBUS */
#define GPR_RATIO       0x1
#define GDR_RATIO       0x3
#define CLK_DIV_RIGHTBUS_VAL    ((GDR_RATIO) | (GPR_RATIO << 4))



/* CLK_SRC_PERIL0 */
#define UART_SEL_XXTI           0
#define UART_SEL_XUSBXTI        1
#define UART_SEL_SCLK_HDMI24M   2
#define UART_SEL_SCLK_USBPHY0   3
#define UART_SEL_SCLK_USBPHY1   4
#define UART_SEL_SCLK_HDMIPHY   5
#define UART_SEL_SCLKMPLL       6
#define UART_SEL_SCLKEPLL       7
#define UART_SEL_SCLKVPLL       8

#define UART0_SEL       UART_SEL_SCLKMPLL
#define UART1_SEL       UART_SEL_SCLKMPLL
#define UART2_SEL       UART_SEL_SCLKMPLL
#define UART3_SEL       UART_SEL_SCLKMPLL
#define UART4_SEL       UART_SEL_SCLKMPLL
#define CLK_SRC_PERIL0_VAL  ((UART4_SEL << 16) \
        | (UART3_SEL << 12) \
        | (UART2_SEL << 8) \
        | (UART1_SEL << 4) \
        | (UART0_SEL << 0))

/* SCLK_UART[0-4] = MOUTUART[0-4]/(UART[0-4]_RATIO + 1) */
/* CLK_DIV_PERIL0 */
#define UART0_RATIO     7
#define UART1_RATIO     7
#define UART2_RATIO     7
#define UART3_RATIO     7
#define UART4_RATIO     7
#define CLK_DIV_PERIL0_VAL  ((UART4_RATIO << 16) \
        | (UART3_RATIO << 12) \
        | (UART2_RATIO << 8) \
        | (UART1_RATIO << 4) \
        | (UART0_RATIO << 0))



/* CLK_SRS_FSYS: 6 = SCLKMPLL */
#define SATA_SEL_SCLKMPLL   0
#define SATA_SEL_SCLKAPLL   1

#define MMC_SEL_XXTI        0
#define MMC_SEL_XUSBXTI     1
#define MMC_SEL_SCLK_HDMI24M    2
#define MMC_SEL_SCLK_USBPHY0    3
#define MMC_SEL_SCLK_USBPHY1    4
#define MMC_SEL_SCLK_HDMIPHY    5
#define MMC_SEL_SCLKMPLL    6
#define MMC_SEL_SCLKEPLL    7
#define MMC_SEL_SCLKVPLL    8

#define MMCC0_SEL       MMC_SEL_SCLKMPLL
#define MMCC1_SEL       MMC_SEL_SCLKMPLL
#define MMCC2_SEL       MMC_SEL_SCLKMPLL
#define MMCC3_SEL       MMC_SEL_SCLKMPLL
#define MMCC4_SEL       MMC_SEL_SCLKMPLL
#define CLK_SRC_FSYS_VAL    ((SATA_SEL_SCLKMPLL << 24) \
        | (MMCC4_SEL << 16) \
        | (MMCC3_SEL << 12) \
        | (MMCC2_SEL << 8) \
        | (MMCC1_SEL << 4) \
        | (MMCC0_SEL << 0))

/* SCLK_MMC[0-4] = MOUTMMC[0-4]/(MMC[0-4]_RATIO + 1)/(MMC[0-4]_PRE_RATIO +1) */
/* CLK_DIV_FSYS1 */
#define MMC0_RATIO      0xF
#define MMC0_PRE_RATIO      0x0
#define MMC1_RATIO      0xF
#define MMC1_PRE_RATIO      0x0
#define CLK_DIV_FSYS1_VAL   ((MMC1_PRE_RATIO << 24) \
        | (MMC1_RATIO << 16) \
        | (MMC0_PRE_RATIO << 8) \
        | (MMC0_RATIO << 0))

/* CLK_DIV_FSYS2 */
#define MMC2_RATIO      0xF
#define MMC2_PRE_RATIO      0x0
#define MMC3_RATIO      0xF
#define MMC3_PRE_RATIO      0x0
#define CLK_DIV_FSYS2_VAL   ((MMC3_PRE_RATIO << 24) \
        | (MMC3_RATIO << 16) \
        | (MMC2_PRE_RATIO << 8) \
        | (MMC2_RATIO << 0))

/* CLK_DIV_FSYS3 */
#define MMC4_RATIO      0xF
#define MMC4_PRE_RATIO      0x0
#define CLK_DIV_FSYS3_VAL   ((MMC4_PRE_RATIO << 8) \
        | (MMC4_RATIO << 0))



/* Clock Source CAM/FIMC */
/* CLK_SRC_CAM */
#define CAM0_SEL_XUSBXTI    1
#define CAM1_SEL_XUSBXTI    1
#define CSIS0_SEL_XUSBXTI   1
#define CSIS1_SEL_XUSBXTI   1

#define FIMC_SEL_SCLKMPLL   6
#define FIMC0_LCLK_SEL      FIMC_SEL_SCLKMPLL
#define FIMC1_LCLK_SEL      FIMC_SEL_SCLKMPLL
#define FIMC2_LCLK_SEL      FIMC_SEL_SCLKMPLL
#define FIMC3_LCLK_SEL      FIMC_SEL_SCLKMPLL
#define CLK_SRC_CAM_VAL     ((CSIS1_SEL_XUSBXTI << 28) \
        | (CSIS0_SEL_XUSBXTI << 24) \
        | (CAM1_SEL_XUSBXTI << 20) \
        | (CAM0_SEL_XUSBXTI << 16) \
        | (FIMC3_LCLK_SEL << 12) \
        | (FIMC2_LCLK_SEL << 8) \
        | (FIMC1_LCLK_SEL << 4) \
        | (FIMC0_LCLK_SEL << 0))

/* SCLK CAM */
/* CLK_DIV_CAM */
#define FIMC0_LCLK_RATIO    4
#define FIMC1_LCLK_RATIO    4
#define FIMC2_LCLK_RATIO    4
#define FIMC3_LCLK_RATIO    4
#define CLK_DIV_CAM_VAL     ((FIMC3_LCLK_RATIO << 12) \
        | (FIMC2_LCLK_RATIO << 8) \
        | (FIMC1_LCLK_RATIO << 4) \
        | (FIMC0_LCLK_RATIO << 0))



/* SCLK MFC */
/* CLK_SRC_MFC */
#define MFC_SEL_MPLL        0
#define MOUTMFC_0       0
#define MFC_SEL         MOUTMFC_0
#define MFC_0_SEL       MFC_SEL_MPLL
#define CLK_SRC_MFC_VAL     ((MFC_SEL << 8) | (MFC_0_SEL))

/* CLK_DIV_MFC */
#define MFC_RATIO       3
#define CLK_DIV_MFC_VAL     (MFC_RATIO)



/* SCLK G3D */
/* CLK_SRC_G3D */
#define G3D_SEL_MPLL        0
#define MOUTG3D_0       0
#define G3D_SEL         MOUTG3D_0
#define G3D_0_SEL       G3D_SEL_MPLL
#define CLK_SRC_G3D_VAL     ((G3D_SEL << 8) | (G3D_0_SEL))

/* CLK_DIV_G3D */
#define G3D_RATIO       1
#define CLK_DIV_G3D_VAL     (G3D_RATIO)



/* SCLK LCD */
/* CLK_SRC_LCD */
#define FIMD_SEL_SCLKMPLL   6
#define MDNIE0_SEL_XUSBXTI  1
#define MDNIE_PWM0_SEL_XUSBXTI  1
#define MIPI0_SEL_XUSBXTI   1
#define CLK_SRC_LCD_VAL ((MIPI0_SEL_XUSBXTI << 12) \
        | (MDNIE_PWM0_SEL_XUSBXTI << 8) \
        | (MDNIE0_SEL_XUSBXTI << 4) \
        | (FIMD_SEL_SCLKMPLL << 0))

/* CLK_DIV_LCD */
#define FIMD0_RATIO     4
#define CLK_DIV_LCD_VAL (FIMD0_RATIO)

五借笙、圖解時鐘

CMU_CPU.png

CMU_DMC.png

CMU_TOP.png

CMU_BUS.png

六 驗證配置

修改函數(shù) do_lowlevel_init扒怖,燒寫運行,發(fā)現(xiàn)燈閃爍頻率快許多业稼,說明時鐘配置成功盗痒。

217     lamp(0, 2, 30, 0x8FFFFF);
218
219     if (actions & DO_CLOCKS) {
220         system_clock_init();
221
222     lamp(0, 2, 3000, 0x8FFFFF);

?著作權歸作者所有,轉載或內容合作請聯(lián)系作者
  • 序言:七十年代末,一起剝皮案震驚了整個濱河市盼忌,隨后出現(xiàn)的幾起案子积糯,更是在濱河造成了極大的恐慌,老刑警劉巖谦纱,帶你破解...
    沈念sama閱讀 218,451評論 6 506
  • 序言:濱河連續(xù)發(fā)生了三起死亡事件看成,死亡現(xiàn)場離奇詭異,居然都是意外死亡跨嘉,警方通過查閱死者的電腦和手機川慌,發(fā)現(xiàn)死者居然都...
    沈念sama閱讀 93,172評論 3 394
  • 文/潘曉璐 我一進店門,熙熙樓的掌柜王于貴愁眉苦臉地迎上來祠乃,“玉大人梦重,你說我怎么就攤上這事×链桑” “怎么了琴拧?”我有些...
    開封第一講書人閱讀 164,782評論 0 354
  • 文/不壞的土叔 我叫張陵,是天一觀的道長嘱支。 經常有香客問我蚓胸,道長,這世上最難降的妖魔是什么除师? 我笑而不...
    開封第一講書人閱讀 58,709評論 1 294
  • 正文 為了忘掉前任沛膳,我火速辦了婚禮,結果婚禮上汛聚,老公的妹妹穿的比我還像新娘锹安。我一直安慰自己,他們只是感情好倚舀,可當我...
    茶點故事閱讀 67,733評論 6 392
  • 文/花漫 我一把揭開白布叹哭。 她就那樣靜靜地躺著,像睡著了一般痕貌。 火紅的嫁衣襯著肌膚如雪话速。 梳的紋絲不亂的頭發(fā)上,一...
    開封第一講書人閱讀 51,578評論 1 305
  • 那天芯侥,我揣著相機與錄音,去河邊找鬼。 笑死柱查,一個胖子當著我的面吹牛廓俭,可吹牛的內容都是我干的。 我是一名探鬼主播唉工,決...
    沈念sama閱讀 40,320評論 3 418
  • 文/蒼蘭香墨 我猛地睜開眼研乒,長吁一口氣:“原來是場噩夢啊……” “哼!你這毒婦竟也來了淋硝?” 一聲冷哼從身側響起雹熬,我...
    開封第一講書人閱讀 39,241評論 0 276
  • 序言:老撾萬榮一對情侶失蹤,失蹤者是張志新(化名)和其女友劉穎谣膳,沒想到半個月后竿报,有當?shù)厝嗽跇淞掷锇l(fā)現(xiàn)了一具尸體,經...
    沈念sama閱讀 45,686評論 1 314
  • 正文 獨居荒郊野嶺守林人離奇死亡继谚,尸身上長有42處帶血的膿包…… 初始之章·張勛 以下內容為張勛視角 年9月15日...
    茶點故事閱讀 37,878評論 3 336
  • 正文 我和宋清朗相戀三年烈菌,在試婚紗的時候發(fā)現(xiàn)自己被綠了。 大學時的朋友給我發(fā)了我未婚夫和他白月光在一起吃飯的照片花履。...
    茶點故事閱讀 39,992評論 1 348
  • 序言:一個原本活蹦亂跳的男人離奇死亡芽世,死狀恐怖,靈堂內的尸體忽然破棺而出诡壁,到底是詐尸還是另有隱情济瓢,我是刑警寧澤,帶...
    沈念sama閱讀 35,715評論 5 346
  • 正文 年R本政府宣布妹卿,位于F島的核電站旺矾,受9級特大地震影響,放射性物質發(fā)生泄漏纽帖。R本人自食惡果不足惜宠漩,卻給世界環(huán)境...
    茶點故事閱讀 41,336評論 3 330
  • 文/蒙蒙 一、第九天 我趴在偏房一處隱蔽的房頂上張望懊直。 院中可真熱鬧扒吁,春花似錦、人聲如沸室囊。這莊子的主人今日做“春日...
    開封第一講書人閱讀 31,912評論 0 22
  • 文/蒼蘭香墨 我抬頭看了看天上的太陽融撞。三九已至盼铁,卻和暖如春,著一層夾襖步出監(jiān)牢的瞬間尝偎,已是汗流浹背饶火。 一陣腳步聲響...
    開封第一講書人閱讀 33,040評論 1 270
  • 我被黑心中介騙來泰國打工鹏控, 沒想到剛下飛機就差點兒被人妖公主榨干…… 1. 我叫王不留,地道東北人肤寝。 一個月前我還...
    沈念sama閱讀 48,173評論 3 370
  • 正文 我出身青樓当辐,卻偏偏與公主長得像,于是被迫代替她去往敵國和親鲤看。 傳聞我的和親對象是個殘疾皇子缘揪,可洞房花燭夜當晚...
    茶點故事閱讀 44,947評論 2 355

推薦閱讀更多精彩內容

  • 1 綜述 1.1 時鐘源 在STM32中,一共有5個時鐘源义桂,分別是HSI找筝、HSE、LSI慷吊、LSE袖裕、PLL。 HSI...
    hackvilin閱讀 3,446評論 0 6
  • 本文簡介 本文主要詳細敘述了 S32K144 的時鐘模塊相關內容罢浇。本文代碼包含以下內容: 一般的時鐘初始化流程 L...
    夏華菌閱讀 8,911評論 2 10
  • SPI通信實驗 SPI簡介 串行外設接口(Serial Peripheral Interface Bus陆赋,SPI)...
    btskyrmb閱讀 9,445評論 1 12
  • DB = Datasheet Book RM = Reference Manual 如果要成為一個工程師的話,拿到...
    別著急我來了閱讀 452評論 0 1
  • 轉載自 https://blog.csdn.net/csshuke/article/details/7889991...
    microchip閱讀 210評論 0 1